世界足球俱乐部杯

CD4050BMS Datasheet

  • CD4050BMS

  • CMOS Hex Buffer/Converter

  • 81.36KB

  • Intersil   Intersil 

扫码查看芯片数据手册

上传产品规格书

PDF预览

CD4050BMS
December 1992
File Number 3193
CMOS Hex Buffer/Converter
The CD4050BMS is an non-inverting hex buffer and features
logic level conversion using only one supply voltage (VCC).
The input signal high level (VIH) can exceed the VCC supply
voltage when this device is used for logic level conversions.
This device is intended for use as CMOS to DTL/TTL
converters and can drive directly two DTL/TTL loads. (VCC
= 5V, VOL
鈮?/div>
0.4V, and IOL
鈮?/div>
3.3mA.
The CD4050BMS is designated as replacement for
CD4010B. Because the CD4050BMS requires only one
power supply, it is preferred over the CD4010B and should
be used in place of the CD4010B in all inverter, current
driver, or logic level conversion applications. In these appli-
cations the CD4050BMS is pin compatible with the
CD4010B, and can be substituted for this device in existing
as well as in new designs. Terminal No. 16 is not connected
internally on the CD4050BMS, therefore, connection to this
terminal is of no consequence to circuit operation. For appli-
cations not requiring high sink current or voltage conversion,
the CD4069UB Hex Inverter is recommended.
The CD4050BMS is supplied in these 16 lead outline pack-
ages:
Braze Seal DIP
Frit Seal DIP
Ceramic Flatpack
H4T
H1E
H3X
Features
鈥?High Voltage Type (20V Rating)
鈥?Non-Inverting Type
鈥?High Sink Current for Driving 2 TTL Loads
鈥?High-to-Low Level Logic Conversion
鈥?100% Tested for Quiescent Current at 20V
鈥?Maximum Input Current of 1碌A at 18V Over Full Pack-
age Temperature Range; 100nA at 18V and +25
o
C
鈥?5V, 10V and 15V Parametric Ratings
Applications
鈥?CMOS to DTL/TTL Hex Converter
鈥?CMOS Current 鈥淪ink鈥?or 鈥淪ource鈥?Driver
鈥?CMOS High-to-Low Logic Level Converter
Pinout
CD4050BMS
TOP VIEW
VCC
G=A
A
H=B
B
I=C
C
VSS
1
2
3
4
5
6
7
8
16 NC
15 L = F
14 F
13 NC
12 K = E
11 E
10 J = D
9 D
Functional Diagram
A
3
2
G=A
Schematic Diagram
VCC
B
5
4
H=B
P
P
OUT
N
J=D
N
C
7
6
I=C
R
IN
D
VCC
VSS
NC = 13
NC = 16
1
8
E
9
10
11
12
K=E
VSS
F
14
15
FIGURE 1. SCHEMATIC DIAGRAM, 1 OF 6 IDENTICAL UNITS
L=F
4-1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
www.intersil.com or 407-727-9207
|
Copyright
Intersil Corporation 1999

CD4050BMS相关型号PDF文件下载

  • 型号
    版本
    描述
    厂商
    下载
  • 英文版
    Quad 2-Input NOR(NAND) Buffered B Series Gate
    NSC
  • 英文版
    CMOS NOR Gate
    INTERSIL
  • 英文版
    CMOS NOR Gates
    TI
  • 英文版
  • 英文版
    CMOS NOR Gates
    TI [Texas ...
  • 英文版
    Quad 2-Input NOR(NAND) Buffered B Series Gate
    NSC [Natio...
  • 英文版
    CMOS 4 Bit Arithmetic Logic Unit
    INTERSIL [...
  • 英文版
    CMOS DUAL 4-STAGE STATIC SHIFT REGISTER
    TI [Texas ...
  • 英文版
    CMOS DUAL UP-COUNTERS
    TI [Texas ...
  • 英文版
    CMOS NOR Gate
    INTERSIL [...
  • 英文版
    CMOS PRESETTABLE DIVIDE-BY-N COUNTER
    TI [Texas ...
  • 英文版
    Quad 2-Input NOR(NAND) Buffered B Series Gate
    NSC
  • 英文版
    CMOS NOR Gate
    INTERSIL
  • 英文版
    Quad 2-Input NOR Buffered B Series Gate . Quad 2-Input NAND ...
    FAIRCHILD
  • 英文版
    CMOS NOR Gates
    TI
  • 英文版
    CMOS NOR Gates
    TI [Texas ...
  • 英文版
    Quad 2-Input NOR Buffered B Series Gate . Quad 2-Input NAND ...
    FAIRCHILD ...
  • 英文版
    Quad 2-Input NOR,NAND Buffered B Series Gate
    NSC [Natio...
  • 英文版
    Quad 2-Input NOR(NAND) Buffered B Series Gate
    NSC [Natio...
  • 英文版
    CMOS NOR Gate
    INTERSIL [...

扫码下载APP,
一键连接广大的电子世界。 

在线人工客服

买家服务:
卖家服务:
技术客服:

0571-85317607

网站技术支持

13606545031

客服在线时间周一至周五
9:00-17:30

关注官方微信号,
第一时间获取资讯。

建议反馈

联系人:

联系方式:

按住滑块,拖拽到最右边
>>
感谢您向阿库提出的宝贵意见,您的参与是维库提升服务的动力!意见一经采纳,将有感恩红包奉上哦!